Disclaimer and Legal Information

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

A "Mission Critical Application" is any application in which failure of the Intel Product could result, directly or indirectly, in personal injury or death. SHOULD YOU PURCHASE OR USE INTEL'S PRODUCTS FOR ANY SUCH MISSION CRITICAL APPLICATION, YOU SHALL INDEMNIFY AND HOLD INTEL AND ITS SUBCONTRACTORS, SUBCONTRACTORS AND AFFILIATES, AND THE DIRECTORS, OFFICERS, AND EMPLOYEES OF EACH, HARMLESS AGAINST ALL CLAIMS COSTS, DAMAGES, AND EXPENSES AND REASONABLE ATTORNEYS' FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PRODUCT LIABILITY, PERSONAL INJURY, OR DEATH ARISING IN ANY WAY OUT OF SUCH MISSION CRITICAL APPLICATION, WHETHER OR NOT INTEL OR ITS SUBCONTRACTOR WAS NEGLIGENT IN THE DESIGN, MANUFACTURE, OR WARNING OF THE INTEL PRODUCT OR ANY OF ITS PARTS.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htm

This document contains information on products in the design phase of development. (Remove prior to final release)

Intel, the Intel logo, Intel Xeon, and Intel Xeon Phi are trademarks of Intel Corporation in the U.S. and/or other countries.

*Other names and brands may be claimed as the property of others.

Copyright © 2014 Intel Corporation. All rights reserved.
## Revision History

<table>
<thead>
<tr>
<th>Document Number</th>
<th>Revision Number</th>
<th>Description</th>
<th>Revision Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>328510-001</td>
<td>3.2</td>
<td>Revised Section 2.1.</td>
<td>January 2014</td>
</tr>
<tr>
<td>328510-001</td>
<td>3.3</td>
<td>Corrected OS support statement Section 2.1</td>
<td>April 2014</td>
</tr>
<tr>
<td>328510-001</td>
<td>3.3</td>
<td>Added instructions for downgrade</td>
<td>June 2014</td>
</tr>
</tbody>
</table>
Contents

1 About this Document ........................................................................................................... 1
  1.1 Intended Audience ......................................................................................................... 1
  1.2 Conventions and Symbols ............................................................................................ 1

2 Installation Instructions ..................................................................................................... 2
  2.1 Requirements ................................................................................................................ 2
  2.2 Installation ................................................................................................................... 2
    2.2.1 Preliminary Steps .................................................................................................... 2
    2.2.2 Install the Driver .................................................................................................. 2
      2.2.2.1 Unattended Intel® Xeon Phi™ Software Installation ........................................ 3
    2.2.3 Update the Flash .................................................................................................... 3
    2.2.4 Boot the Coprocessors ........................................................................................... 4
    2.2.5 Installing Windows Cross-SDK ............................................................................. 5

List of Tables

Table 1 Conventions and Symbols used in this Document ....................................................... 1
1 About this Document

This README is for the Intel® Manycore Platform Software Stack (Intel® MPSS) build revision 3.4. This Intel MPSS 3.4 release encompasses the Microsoft Windows* driver and supporting tools.

Export Compliance: ECCN = 5D992a; ECCN = EAR99

1.1 Intended Audience

This document pertains to systems containing Intel® Xeon Phi™ coprocessor. It is intended for system administrators and other IT professionals who are responsible for installing and configuring computer hardware and software.

1.2 Conventions and Symbols

In this document, lines preceded by user_prompt> are used to represent a Windows* command prompt; text following this string on the same line represents commands to be executed in a Windows* command window. Table 1 lists other conventions used in this document.

Table 1 Conventions and Symbols used in this Document

<table>
<thead>
<tr>
<th>This type style</th>
<th>Indicates an element of syntax, reserved word, keyword, filename, computer output, command, or part of a program example. The text appears in lowercase unless uppercase is significant.</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>This type style</strong></td>
<td>Used to highlight the elements of a graphical user interface such as buttons and menu names.</td>
</tr>
<tr>
<td><strong>This type style</strong></td>
<td>Indicates a placeholder for an identifier, an expression, a string, a symbol, or a value. Substitute one of these items for the placeholder. Also used to indicate new terms, URLs, email addresses, filenames, and file extensions.</td>
</tr>
<tr>
<td>[ items ]</td>
<td>Indicates that the items enclosed in brackets are optional.</td>
</tr>
<tr>
<td>{ item</td>
<td>item }</td>
</tr>
<tr>
<td>... (ellipses)</td>
<td>Indicates that you can repeat the preceding item.</td>
</tr>
<tr>
<td>\ (backslash)</td>
<td>Indicates continuation of a command onto the next line in the document.</td>
</tr>
</tbody>
</table>
2 Installation Instructions

This section outlines the system requirements and steps to install the Intel MPSS 3.4 Windows* package.


2.1 Requirements

Before installing the Intel MPSS driver, the following requirements must be met:

- Administrator privileges are required to install the Intel MPSS 3.x release.
- Supported operating system. Currently supported operating systems include:
  - Microsoft Windows* 7 Enterprise SP1 (64-bit)
  - Microsoft Windows* 8/8.1 Enterprise (64-bit)
  - Microsoft Windows* Server 2008 R2 SP1 (64-bit)
  - Microsoft Windows* Server 2012 (64-bit)
  - Microsoft Windows* Server 2012 R2 (64-bit)
- Microsoft .NET Framework 4.0 or higher
- Supported hardware platform with at least one Intel® Xeon Phi™ coprocessor installed - The system requirements can be found here: http://software.intel.com/en-us/articles/which-systems-support-the-intel-xeon-phi-coprocessor
- The host platform BIOS must support large Base Address Registers (or large BAR). Contact your BIOS vendor to ensure this is the case.
- Administrator privileges are required when executing Intel MPSS commands.

2.2 Installation

This section describes the steps required to install the Intel MPSS 3.4 release on the Intel® Xeon Phi™ coprocessor.

2.2.1 Preliminary Steps

Verify the BIOS setting “Memory Mapped I/O above 4GB” (or similar) is enabled. This setting should be in the advanced PCI configuration menu in the BIOS settings.

2.2.2 Install the Driver

**NOTE:** If a previous pre-release version of the Intel® Xeon Phi™ software is installed, use Windows* Control Panel to uninstall it prior to installing the current version.
To avoid conflict between pre-release versions of binary utilities for the Intel® Xeon Phi™ coprocessor native compiler, delete the C:\Program Files\Intel\MPSS directory after uninstalling pre-release versions of Intel MPSS software via control panel.

1) Unzip the Intel® Xeon Phi™ software package.
2) Double-click the file Intel® Xeon Phi™ coprocessor.exe. Follow all prompts to install Intel MPSS software on the system.
3) Select the language for the installation (Chinese, English, Japanese) and click OK. Click Next.
4) Read the License Agreement. If agree, select 'I accept the terms of this license agreement' and click Next.
5) Now you can change the Destination folder or keep it as the default (C:\Program Files\Intel\MPSS) and click Next.
6) Choose the setup type or keep it as the default (default: Complete, other: Custom) and click Next.
7) Click Install and wait for the installation to complete.

If the Windows Security pop-up appears, select the Always trust software from Intel® check box during installation.

If a pre-release version of the Intel® Xeon Phi™ software was previously installed, it is necessary to stop and then restart the Intel® Xeon Phi™ coprocessors.

2.2.2.1 Unattended Intel® Xeon Phi™ Software Installation
1) In a command window, navigate to the directory that contains the Intel® Xeon Phi™ software (e.g. C:\Users\<username>\Downloads\mpss-3.4-windows)

user_prompt> cd C:\Users\<username>\Downloads\mpss-3.4-windows

2) Enter the following command:

user_prompt> "Intel(R) Xeon Phi(TM) coprocessor.exe" /s /V="/quiet /norestart"

2.2.3 Update the Flash
It is necessary to update the SMC Bootloader for this release, as well as to install the latest flash for the Intel® Xeon Phi™ coprocessor. Execute the steps below to update.

Firmware and flash images are located in the C:\Program Files\Intel\MPSS directory.

1) Check the status of the coprocessor(s):

user_prompt> micctrl -s

If the status for all of the coprocessors shows ‘ready’, skip to step 2. Otherwise, set the coprocessor(s) to a ‘ready’ state:

user_prompt> micctrl -r
user_prompt> micctrl -w
mic0: ready

2) Run from the command prompt:
   user_prompt> micflash -update -device all

3) If step 2 was successful, jump to step 9.

4) If the update fails with the following error message, continue to step 5:
   ERROR: micflash: mic0: SMC update failed: SMC buffer size exceeded (0x1)

5) Reboot the host system.

**NOTE:** Steps 6-10 are unnecessary for cards that are B1 or newer, or that already have SMC bootloader version 1.8 or newer.

6) Ensure that the status for the coprocessor(s) is ‘ready’ (same as step 1 above).

7) Run the following from the command prompt:
   user_prompt> cd C:\Program Files\Intel\MPSS\bin
   user_prompt> micflash -update ..\<Bootloader FLASH FILE> \ -device all

**NOTE:** <Bootloader FLASH FILE> represents an SMC firmware file usually named EXT_HP2_SMC_Bootloader_1_8_4326.css_ab.

8) Re-run this command to update the flash:
   user_prompt> micflash -update -device all

9) Reboot the physical host system for all flash and SMC changes to take effect.

10) After the physical host reboot is complete, it is necessary to fully restart the coprocessor(s):
    user_prompt> micctrl -r
    user_prompt> micctrl -b

For additional micflash options, refer to:
   user_prompt> micflash -help

### 2.2.4 Boot the Coprocessors

1) At the command line, run the command:
   user_prompt> micctrl --start

**NOTE:** After each power cycle of the host machine, the coprocessors are booted automatically, using the last booted configuration settings. Additionally, if a pre-release version of the Intel® Xeon Phi™ software was previously installed, it is necessary to stop and then restart the Intel® Xeon Phi™ coprocessors.

2) Confirm that the coprocessor is booted by pinging the card:
user_prompt> ping 192.168.1.100

**NOTE:** Examples in this README, as well as the MPSS User's Guide (Windows*), use the default IP address: 192.168.1.100

### 2.2.5 Installing Windows Cross-SDK

**NOTE:** To avoid conflicts between pre-release versions of binary utilities for the Intel® Xeon Phi™ coprocessor native compiler, delete the C:\Program Files\Intel\MPSS directory after uninstalling pre-release versions of Intel MPSS software via control panel.

**NOTE:** The Windows SDK does not contain header files necessary for cross-compiling Linux kernel netfilter modules.

The SDK for the Intel® Xeon Phi™ coprocessor native compiler is included in the Intel® Xeon Phi™ installation zip file package. The SDK is required in order to compile and run applications for the Intel® Xeon Phi™ coprocessor. To install the binary utilities:

1) Unzip the Intel® Xeon Phi™ installation zip file package.
2) Install Intel(R) Xeon Phi(TM) coprocessor.exe (if not previously installed), as in Sec. 2.2.2.
3) Install Intel(R) Xeon Phi(TM) coprocessor essentials.exe (this installs the SDK).

**NOTE:** Installing the SDK is mandatory when using offload or cross compiler.